

### **Applications**

- High sensitivity / low power GPS and A-GPS applications
- Mobile phones, PDAs, Personal Navigation aids, GPS receiver systems, GPS peripheral devices
- Telematics equipment

#### **Features**

- Single-conversion L1-band GPS radio with integrated IF filter
- Integrated LNA; 1.6 dB typ. noise figure
- Low RF system noise figure; 2.3 dB typ.
- Low 10 mA operating current with 2.7-3.3 V supply;
   8 mA with internal LNA disabled
- Standby current <30 μA</li>
- Fully Integrated PLL, compatible with 13 / 16.368 / 19.2 / 19.5 and 26 MHz reference frequencies
- 2-bit SIGN & MAG Digital IF output
- Integrated VCO and resonator
- I/O supply range extends down to 1.7 V
- 4 x 4 mm 24 pin QFN RoHS compliant package

## **Ordering Information**

| Part No.  | Package    | Remark                 |
|-----------|------------|------------------------|
| SE4110L-R | 24 Pin QFN | Shipped in Tape & Reel |

### **Product Description**

The SE4110L is a highly integrated GPS receiver offering high performance and low-power operation in a wide range of low-cost applications. It is particularly well-suited to mobile phone and high sensitivity L1-band GPS and A-GPS systems.

The SE4110L includes an on-chip LNA and a low IF receiver with a linear AGC and 2-bit analogue-to-digital converter (ADC). The receiver incorporates a fully integrated image reject mixer so no SAW filter is required in many applications. There is also an on-chip IF filter.

The SE4110L supports a wide range of reference frequencies, addressing both traditional GPS systems and emerging mobile phone applications. The synthesizer is highly integrated requiring only two passive components to implement an off-chip loop filter.

The SE4110L is optimized for the lowest possible power consumption consistent with the very low external component count.

The SE4110L incorporates current-controlled lowspurious output buffers which may optionally be run from a separate external supply to interface to low voltage systems. The buffers supply sufficient current to drive most baseband devices directly.

#### **Functional Block Diagram**





### **Pin Out Diagram**





# **Pin Out Description**

| Pin No. | Name    | Description                                          | Connection                                                                                                     |
|---------|---------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| 1       | VCC_LNA | Analogue Power supply for LNA                        | Connect to VCC via dedicated decoupling network to enable LNA Connect to GND to disable LNA                    |
| 2       | VCC_AGC | Analogue Power supply for AGC                        | Connect to VCC                                                                                                 |
| 3       | LNA_IN  | LNA RF input                                         | DC blocking capacitor required<br>Connect to matching network in a<br>compact RF layout                        |
| 4       | VDD_FSE | Power supply for configuration logic                 | Connect to VCC                                                                                                 |
| 5       | VAGC    | AGC filter capacitor                                 | Single capacitor to GND (Pin also allows external control of AGC when AGC_DIS = '1')                           |
| 6       | AGC_DIS | AGC Inhibit input                                    | AGC Gain hold (Connect to VDD) or Enable AGC (Connect to VSSN / GND)                                           |
| 7       | VSSN    | Ground return for digital interface                  | Connect to GND, or digital ground for baseband IC                                                              |
| 8       | VDDN    | Digital Power supply for digital interface           | Connect to VDD, or digital supply for baseband IC                                                              |
| 9       | CLK_OUT | Sample clock output                                  | ADC Sample Clock output to baseband IC, at VDDN logic levels                                                   |
| 10      | SIGN    | SIGN output data                                     | ADC SIGN output to baseband IC, at VDDN logic levels                                                           |
| 11      | MAG     | MAG output data                                      | ADC MAG output to baseband IC, at VDDN logic levels                                                            |
| 12      | FREF0   | Frequency Reference select pin (bit 0)               | Select desired Reference / IF /                                                                                |
| 13      | FREF1   | Frequency Reference select pin (bit 1)               | CLK_OUT frequency plan as per<br>"FREF Hardware Configuration" Table                                           |
| 14      | FREF2   | Frequency Reference select pin (bit 2)               | (Connect to VDDN or VSSN / GND as required)                                                                    |
| 15      | XTAL1   | Crystal / TCXO connection                            | If using TCXO reference source: Connect to AC coupled TCXO reference signal If using Crystal reference source: |
|         |         |                                                      | Connect one lead of Crystal to Crystal input 1 (XTAL1)                                                         |
|         |         |                                                      | If using TCXO reference source:<br>Leave unconnected                                                           |
| 16      | XTAL2   | Crystal Connection                                   | If using Crystal reference source:<br>Connect other lead of Crystal to Crystal<br>input 2 (XTAL2)              |
| 17      | VDDQ    | Power supply for quiet digital circuits              | Connect to VCC                                                                                                 |
| 18      | VTUNE   | VCO tuning voltage input / PLL Phase-detector output | Connect to PLL Loop Filter network                                                                             |



| Pin No.                             | Name    | Description                            | Connection                                                                           |
|-------------------------------------|---------|----------------------------------------|--------------------------------------------------------------------------------------|
| 19                                  | OSC EN  | Crystal assillator anable              | If using TCXO reference source (NO crystal oscillator needed): Connect to VSSN / GND |
| 19 OSC_EN Crystal oscillator enable |         | Crystal oscillator enable              | If using Crystal reference source, with crystal oscillator:<br>Connect to VDD        |
|                                     |         |                                        | Leave unconnected or                                                                 |
| 20                                  | RVI     | Program baseband output drive current  | Connect via a resistor to analogue VCC for up to 2x output drive current             |
| 21                                  | MIX_IN  | Mixer input                            | DC coupled RF input to RF Mixer                                                      |
| 22                                  | VCC     | Analogue Power supply for RF front end | Connect to VCC                                                                       |
| 23                                  | RX_EN   | Receiver enable                        | Connect to VDD to enable Radio<br>Connect to VSSN / GND to disable<br>Radio          |
| 24                                  | LNA_OUT | LNA RF output                          | RF output from LNA. DC blocked, with 10 k $\Omega$ (nom) DC impedance to ground.     |
| Die Pad                             | GND     | Ground connection                      | Main IC GND Connection                                                               |



### **Functional Description**

#### **LNA**

The internal LNA allows a high-performance, low-power GPS receiver to be completed without using any additional active components.

The GPS L1 input signal which is applied to LNA\_IN (Pin 3), is a spread-spectrum signal centred on 1575.42 MHz with a 1.023 Mbps BPSK modulation. The signal level at the antenna is typically -130 dBm in open-sky conditions, dropping to below -150 dBm in masked signal areas (e.g. indoors). The LNA noise figure is the largest contributor to the sensitivity so it is an important parameter; the lower, the better.

The LNA input requires a minimum of external matching components to achieve good RF gain with minimal noise figure: only a single series inductor and single shunt capacitor are required. The input requires a DC blocking capacitor if circuitry prior to the LNA has a DC bias. Although attention should be paid to track lengths and interference throughout the design, the LNA input matching circuit is the only RF circuit critically sensitive to layout.

The LNA output includes internal 50  $\Omega$  matching for connection to the mixer input, either directly or via an optional external filter.

In applications where the internal LNA is not required, the LNA can be disabled by connecting VCC\_LNA (Pin 1) to GND. This will save approximately 1.9 mA of active current.

### **Mixer RF Input**

The mixer RF input, MIX\_IN (Pin 21), is a single-ended 50  $\Omega$  input designed to interface either to LNA\_OUT (Pin 24) or to the output of an external filter. An external active antenna can also be connected to the mixer input.

The image reject mixer ensures that the receiver's full sensitivity is achieved without an external filter. For applications where additional selectivity is required, an external filter can be added between the LNA\_OUT and MIX\_IN pins.

#### IF Filter

The SE4110L includes a fully integrated Intermediate Frequency (IF) filter which provides excellent interference rejection with no additional external components. The filter has a 3rd order Butterworth bandpass response.

The bandpass response has a nominal bandwidth of 2.2 MHz; the nominal center frequency is preset to 4.273 MHz. These parameters ensure very low implementation loss in all frequency plan configurations.

#### AGC and ADC

The SE4110L features a linear IF chain with 2-bit SIGN / MAG ADC. SIGN is on Pin 10, and MAG on Pin 11.

An Automatic Gain Control (AGC) system is included. This provides over 40 dB of gain control range so that the output signal level is held at an optimum level at the input of the ADC.

The MAG data controls the AGC loop, such that the MAG bit is active (HIGH) for approximately 33 % of the time.

The SIGN and MAG signals are latched by the falling edge of the sample clock, CLK\_OUT (Pin 9). The SIGN and MAG signals are best sampled by the GPS baseband IC on the rising edge of CLK\_OUT, for optimum sample and hold in the ADC.

The AGC time constant is determined by a single external capacitor, connected between VAGC (Pin 5), and VSSN / GND. The settling-time of the AGC is within 10ms with a 10nF capacitor.

The AGC system also features a control-inhibit facility, via AGC\_DIS (Pin 6). By connecting AGC\_DIS to VDDN, the internal AGC controller is inhibited, and the gain held at the level set prior to the inhibition. While the AGC controller is inhibited, it is possible to control the AGC gain from an external source by applying a low-impedance voltage to VAGC (Pin 5).

### PLL and Loop Filter

The entire phase-locked loop (PLL) generating the local oscillator for the mixer is contained on-chip, with the exception of the PLL loop filter.

A PLL loop filter can be implemented by attaching a series capacitor (220 pF) and a resistor (33 k $\Omega$ ) between VTUNE (Pin 18) and GND / VSSN. The PLL follows a classic 3<sup>rd</sup>-order response; this is achieved in conjunction with an on-chip 10 pF capacitor connected between VTUNE and GND / VSSN. Typical PLL Loop Bandwidth is set to be 200 kHz.

The reference frequency for the PLL may be supplied either externally or using the on-chip crystal oscillator.



## **Crystal Oscillator**

The SE4110L features a very low power crystal oscillator which may be used to provide the frequency reference. The oscillator is designed to work with parallel resonant crystals or be driven from an external TCXO.

The crystal drive level is carefully controlled so that the device is well-suited for use with miniature surface mount crystals. The crystal oscillator is a Pierce configuration, as shown in the diagram below. The application circuit is designed to work with parallel resonant crystals with a parallel load capacitance of approx. 10 pF.

#### **SE4110L Crystal Oscillator**



The PCB layout should avoid excessive track length between XTAL1 (Pin 15) and XTAL2 (Pin 16) and the crystal. The capacitors at each terminal of the crystal should be mounted adjacent to the crystal and have a low impedance connection to the ground plane in order to maintain the Oscillator Loop Gain and Phase-Noise performance under all conditions.

The SE4110L can also be used with an external TCXO as shown below. The TCXO should provide a clipped sinewave signal. The XTAL2 pin should be left unconnected in this configuration.

#### **SE4110L TCXO Connection**



### **Clock and Data Output Coupling**

The high input sensitivity achieved by the SE4110's internal LNA requires careful control of harmonically related sources of interference.

For this reason the CLK\_OUT (Pin 9), SIGN (Pin 10) and MAG (Pin 11) outputs provide carefully controlled current and slew-rate. The data and clock outputs of the SE4110L are specified to drive up to 10pF load (max standard CMOS input capacitance). The output drive of the SE4110L can be adjusted with a resistor connected between VDDN and RVI (Pin 20), as shown in the Logic Level Characteristics section below.

The output current drive is determined by a bias current ratio internal to the SE4110L and the external resistor.

### **Frequency Plan Selection**

The SE4110L supports operation with a range of reference frequencies, aimed at both 'traditional' GPS and the emerging cellular GPS applications.

The supported frequency plans are tabulated below.

A (+) sign on the IF (output) frequency denotes that the digital signal is not spectrally inverted with respect to the RF input at 1575.42 MHz, as a result of the RF mixer using a low-side Local Oscillator.

A (-) sign indicates that there is a spectral inversion to be taken into account, as a result of the RF mixer using a high-side Local Oscillator.

**Supported Frequency Plans** 

| Reference<br>frequency | Intermediate<br>Frequency<br>(SIGN/MAG<br>pins) | Sample clock<br>(CLK_OUT<br>pin) |
|------------------------|-------------------------------------------------|----------------------------------|
| 13 MHz                 | -4.080 MHz                                      | 19.5 MHz                         |
| 16.368 MHz             | +4.092 MHz                                      | 16.368 MHz                       |
| 19.2 MHz               | -4.466 MHz                                      | 19.2 MHz                         |
| 19.5 MHz               | -4.080 MHz                                      | 19.5 MHz                         |
| 26 MHz                 | -4.080 MHz                                      | 19.5 MHz                         |

The frequency plan may be configured by connecting the FREF<2:0> inputs (Pins 12, 13, and 14) to VDDN for Logic '1', or VSSN for Logic '0'.

The following truth table gives the settings for hardware configuration.



**FREF Hardware Configuration** 

| Reference<br>frequency | Selection<br>value<br>(FREF<2:0>) |
|------------------------|-----------------------------------|
| 16.368 MHz             | 000                               |
| 13 MHz                 | 100                               |
| 19.5 MHz               | 101                               |
| 26 MHz                 | 110                               |
| 19.2 MHz               | 111                               |

### **Power Management**

The SE4110L has 3 levels of power control: standby, oscillator only and active. These are controlled by two enable pins, RX\_EN (Pin 23) and OSC\_EN (Pin 19). A table showing the Power Control states follows:

**SE4110L Power Control States** 

| RX_EN | OSC_EN | Power state                        |
|-------|--------|------------------------------------|
| 0     | 0      | Standby                            |
| 0     | 1      | Oscillator only                    |
| 1     | 0      | Fully active (external reference)  |
| 1     | 1      | Fully active (internal oscillator) |

In standby mode, all circuits are off and the device consumes only leakage current.

The oscillator-only mode is provided for applications where it is required to keep the sample clock (CLK\_OUT (Pin 9)) available when active GPS reception is not needed. This feature allows a clock to be maintained with reduced current consumption, but is not available in 13 MHz or 26 MHz modes.

There are two settings in the SE4110L Power Control States table for fully active operation depending on whether an external signal or the internal crystal oscillator is used to provide the reference frequency. When using an external reference, approximately 0.4 mA of supply current is saved.

The RX\_EN input, (Pin 23), has a 1.5M $\Omega$  pull-down resistor to GND, on-chip. This ensures that the RFIC will put itself in standby (or oscillator only mode if OSC\_EN is controlled separately) when the RX\_EN controller on the baseband is tristated to an impedance much greater than 1.5M $\Omega$ .

The internal LNA can be disabled by connecting the Vcc supply connection to the LNA, VCC\_LNA (Pin 1) to GND. This may be desirable in some applications, and prevents the LNA from consuming any current, saving approximately 1.9 mA.

### **Logic Interfacing**

The SE4110L Logic Inputs can either be driven from an external baseband IC, or permanently set by connecting to either VDDN (pin 8) for Logic '1', or VSSN (pin 7) for Logic '0'. The digital interface on the SE4110L, supplied from VDDN, has been designed to operate at the same voltage as the GPS baseband IC across a wider voltage range than the RF sections of the device. It will accommodate the lower voltage baseband ICs down to 1.7 V. The SE4110L Logic Input signals are shown in the following table:

**SE4110L Logic Inputs** 

| Pin | Name    | Description                              | Logic                                                                          |
|-----|---------|------------------------------------------|--------------------------------------------------------------------------------|
| 6   | AGC_DIS | AGC Inhibit<br>Input                     | '1' Hold AGC Gain<br>'0' Enable AGC                                            |
| 12  | FREF0   | Frequency<br>Reference<br>Select (bit 0) |                                                                                |
| 13  | FREF1   | Frequency<br>Reference<br>Select (bit 1) | See table: "FREF Hardware Configuration"                                       |
| 14  | FREF2   | Frequency<br>Reference<br>Select (bit 2) |                                                                                |
| 19  | OSC_EN  | Crystal<br>oscillator<br>enable          | '1' Crystal source<br>with osc enabled<br>'0' TCXO source<br>with osc disabled |
| 23  | RX_EN   | Radio enable                             | '1' Enable radio '0' Standby mode                                              |



### **Absolute Maximum Ratings**

These are stress ratings only. Exposure to stresses beyond these maximum ratings may cause permanent damage to, or affect the reliability of the device. Avoid operating the device outside the recommended operating conditions defined below. This IC can be damaged by electro-static discharges. Handling and assembly of this device should be at ESD protected workstations.

| Symbol                           | Parameter                                           | Note | Min. | Max.                 | Unit |
|----------------------------------|-----------------------------------------------------|------|------|----------------------|------|
| V <sub>CC</sub> /V <sub>DD</sub> | Supply Voltage                                      | 1    | -0.3 | +3.6                 | V    |
| V <sub>X</sub>                   | Voltage On Any Pin With Respect To V <sub>SSN</sub> | 1    | -0.3 | V <sub>DD</sub> +0.3 | V    |
| LNA_IN <sub>MAX</sub>            | LNA input power                                     | 1    | -    | +3                   | dBm  |
| ESD                              | Electrostatic Discharge Immunity (HBM)              | 1, 2 | -    | 2                    | kV   |
| T <sub>STG</sub>                 | Storage Temperature Range                           | 1    | -40  | +150                 | °C   |
| T <sub>SLDR</sub>                | Solder Reflow Temperature                           | 1    | -    | +250                 | °C   |

Note:

- (1) No damage assuming only one parameter is set at limit at a time with all other parameters set at or below the recommended operating conditions.
- (2) ESD checked to the Human Body Model (HBM). A charged 100 pF capacitor discharged through a switch and  $1.5k\Omega$  series resistor into the component.

### **Recommended Operating Conditions**

| Symbol         | Parameter                     | Note | Min. | Max. | Unit |
|----------------|-------------------------------|------|------|------|------|
| T <sub>A</sub> | Ambient Operating Temperature | -    | -40  | +85  | °C   |
| $V_{CC}$       | Main Supply Voltage           | 1    | 2.7  | 3.6  | V    |
| $V_{DDN}$      | Digital I/O Supply Voltage    | -    | 1.7  | 3.6  | V    |

**Note:** (1) All supply pins except  $V_{DDN}$ .

#### **DC Electrical Characteristics**

Conditions:  $V_{CC} = V_{DD} = 3.3 \text{ V}, T_A = 25 ^{\circ}\text{C}$ 

| Symbol               | Parameter                                                                                                     | Note | Min. | Тур. | Max. | Unit |
|----------------------|---------------------------------------------------------------------------------------------------------------|------|------|------|------|------|
| Icc                  | Total Supply Current, All Circuits Active (16.368, 19.2 MHz reference)                                        | 1    | -    | 10   | -    | mA   |
|                      | Total Supply Current, All Circuits Active (13, 19.5 and 26 MHz reference)                                     | 1    | -    | 10.5 | -    | mA   |
| I <sub>CC(OSC)</sub> | Total supply Current, Receiver Shut Down,<br>Clock Circuits Only Active<br>(16.368, 19.2, 19.5 MHz reference) | 2    | -    | 1    | -    | mA   |
| I <sub>CC(OFF)</sub> | Supply Current, All Circuits Shut Down                                                                        | -    | -    | -    | 30   | μΑ   |
| I <sub>CC(LNA)</sub> | LNA supply Current                                                                                            | -    | -    | 1.9  | -    | mA   |

Note:

- (1) Using on-chip crystal oscillator with SIGN (Pin 10), MAG (Pin 11) and CLK\_OUT (pin 9) outputs unloaded.
- (2) Oscillator-only mode unavailable in 13 and 26 MHz reference modes



### **AC Electrical Characteristics, LNA**

Conditions:  $V_{CC} = V_{DD} = 3.3 \text{ V}$ ,  $T_A = 25 \,^{\circ}\text{C}$ ,  $f_{RF} = 1575.42 \text{ MHz}$  unless otherwise stated

| Symbol                | Parameter                                                                                                                                                                              | Note | Min. | Тур.                                                       | Max. | Unit |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------------------------------------------------------------|------|------|
| S <sub>21</sub>       | Forward Gain                                                                                                                                                                           | -    | -    | 16                                                         | -    | dB   |
| NF                    | Noise Figure                                                                                                                                                                           | 1    | -    | 1.6                                                        | -    | dB   |
| S <sub>11</sub>       | Input 50 $\Omega$ return loss                                                                                                                                                          | 1    | 1    | 5                                                          | -    | dB   |
| S <sub>22</sub>       | Output 50 $\Omega$ return loss, f <sub>RF</sub> = 1570 MHz to 1580 MHz                                                                                                                 | -    | -    | 14                                                         | -    | dB   |
| P <sub>1dB</sub>      | 1dB Input Gain Compression                                                                                                                                                             | -    | -    | -30                                                        | -    | dBm  |
| -                     | 1dB GPS Signal Input Gain Compression<br>(1575.42 MHz) in presence of CW Blocking<br>Signal                                                                                            | -    | -    | -                                                          | -    | -    |
| P <sub>1dBLNBLK</sub> | 1227.6 MHz (GPS L2)<br>824 - 849 MHz (GSM850)<br>880 - 915 MHz (GSM900)<br>1710 - 1785 MHz (DCS)<br>1850 - 1910 MHz (PCS)<br>1920 – 1980 MHz (W-CDMA)<br>2.4 -2.5 GHz (WLAN/Bluetooth) | 2, 3 | -    | -26.0<br>-24.0<br>-23.5<br>-27.5<br>-24.0<br>-23.0<br>-8.5 | -    | dBm  |
| t <sub>R</sub>        | Recovery Time From 0 dBm Input Overload Signal                                                                                                                                         | 4    | -    | 1.5                                                        | -    | μS   |

Note:

- (1) With specified input matching network
- (2) 1575.42MHz signal for blocking measurement is CW at a fixed level of -50dBm
   (3) Levels do not include effects of any external RF filtering
- (4) LNA has recovered when forward gain  $(S_{21})$  has resettled to achieve its minimum specification limit.



### **AC Electrical Characteristics, Receiver**

Conditions:  $V_{CC} = V_{DD} = 3.3 \text{ V}$ ,  $T_A = 25 \,^{\circ}\text{C}$ ,  $f_{RF} = 1575.42 \,\text{MHz}$  unless otherwise stated

| Symbol                | Parameter                                                                                                                                                                              | Note | Min. | Тур.                                                        | Max. | Unit   |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------------------------------------------------------------|------|--------|
| NF                    | Noise Figure,<br>f <sub>RF</sub> = 1570 MHz To 1580 MHz,<br>Input to 'MIX_IN'                                                                                                          | -    | -    | 10                                                          | -    | dB     |
| S <sub>11</sub>       | Input 50 $\Omega$ return loss,<br>f <sub>RF</sub> = 1570 MHz to 1580 MHz                                                                                                               | -    | -    | 16                                                          | -    | dB     |
|                       | IF Centre Frequency, FREF<2:0> = 100 (13 MHz reference)                                                                                                                                | 1    | -    | -4.080                                                      | -    | MHz    |
|                       | IF Centre Frequency, FREF<2:0> = 000 (16.368 MHz reference)                                                                                                                            | 1    | -    | +4.092                                                      | -    | MHz    |
| f <sub>IF</sub>       | IF Centre Frequency, FREF<2:0> = 111 (19.2 MHz reference)                                                                                                                              | 1    | -    | -4.466                                                      | -    | MHz    |
|                       | IF Centre Frequency, FREF<2:0> = 101 (19.5 MHz reference)                                                                                                                              | 1    | 1    | -4.080                                                      | 1    | MHz    |
|                       | IF Centre Frequency, FREF<2:0> = 110 (26 MHz reference)                                                                                                                                | 1    | -    | -4.080                                                      | -    | MHz    |
| BW                    | -3 dB Bandwidth                                                                                                                                                                        | 2    | -    | 2.2                                                         | -    | MHz    |
| A <sub>RIP</sub>      | Amplitude ripple , $f_{\text{C}} \pm 512 \text{ kHz}$                                                                                                                                  | -    | -    | 0.5                                                         | -    | dBpp   |
| $\Delta T_g$          | Group Delay Variation, $f_C \pm 512 \text{ kHz}$                                                                                                                                       | -    | -    | 60                                                          | -    | ns     |
| Av <sub>2</sub>       | Selectivity At f <sub>C</sub> ± 2 MHz                                                                                                                                                  | -    | -    | 8                                                           | -    | dB     |
| Av <sub>4</sub>       | Selectivity At f <sub>C</sub> ± 4 MHz                                                                                                                                                  | -    | -    | 23                                                          | -    | dB     |
| P <sub>MAX</sub>      | Maximum signal load at MIX_IN (Pin 21) (for normal AGC operation)                                                                                                                      | 3    | -    | -                                                           | -137 | dBm/Hz |
| -                     | 1dB GPS Signal Gain Compression<br>(1575.42 MHz) in presence of CW Blocking<br>Signal                                                                                                  | -    | -    | -                                                           | -    | -      |
| P <sub>1dBRXBLK</sub> | 1227.6 MHz (GPS L2)<br>824 - 849 MHz (GSM850)<br>880 - 915 MHz (GSM900)<br>1710 - 1785 MHz (DCS)<br>1850 - 1910 MHz (PCS)<br>1920 – 1980 MHz (W-CDMA)<br>2.4 -2.5 GHz (WLAN/Bluetooth) | 4, 5 | -    | -32.0<br>-35.0<br>-35.5<br>-30.5<br>-29.5<br>-28.5<br>-26.0 | -    | dBm    |
| t <sub>R</sub>        | Recovery Time From -20 dBm Input<br>Overload Signal                                                                                                                                    | 6    | -    | 3                                                           | -    | μS     |

Note:

- (1) Positive IF frequency denotes no spectral inversion, negative frequency has inverted spectrum
- (2) Centered at IF CF = 4.273 MHz.
- (3) The application should be designed to meet this maximum level across 1575.42 ±5 MHz. An absence of strong interferers is assumed.
- (4) 1575.42MHz signal for blocking measurement is CW at a fixed level of -101dBm.
- (5) Levels do not include effects of any external RF filtering.
- (6) AGC loop disabled. Receiver is deemed to have recovered when the rms signal level in the ADC has resettled to its initial value ±1.5 dB.



### **AC Electrical Characteristics, VCO and Local Oscillator**

Conditions:  $V_{CC} = V_{DD} = 3.3 \text{ V}, T_A = 25 ^{\circ}\text{C}$ 

| Symbol            | Parameter                                                  | Note | Min. | Тур.     | Max. | Unit   |
|-------------------|------------------------------------------------------------|------|------|----------|------|--------|
|                   | LO Centre Frequency<br>(16.368 MHz reference)              | 1    | -    | 1571.328 | -    | MHz    |
| $f_{LO}$          | LO Centre Frequency<br>(13, 19.5, 26 MHz reference)        | 1    | -    | 1579.5   | -    | MHz    |
|                   | LO Centre Frequency (19.2 MHz reference)                   | 1    | -    | 1579.886 | -    | MHz    |
| L <sub>1k</sub>   | LO SSB Phase Noise At 1 kHz Offset                         | 2    | -    | -86      | -    | dBc/Hz |
| L <sub>10k</sub>  | LO SSB Phase Noise At 10 kHz Offset                        | 2    | -    | -88      | -    | dBc/Hz |
| L <sub>100k</sub> | LO SSB Phase Noise At 100 kHz Offset                       | 2    | -    | -83      | -    | dBc/Hz |
|                   | Sample clock output frequency (16.368 MHz reference)       | -    | -    | 16.368   | -    | MHz    |
| $f_{CLK}$         | Sample clock output frequency (13, 19.5, 26 MHz reference) | -    | -    | 19.5     | -    | MHz    |
|                   | Sample clock output frequency (19.2 MHz reference)         | -    | -    | 19.2     | -    | MHz    |

Note: (1) VCO frequency operates at 2x LO frequency.

(2) Typical PLL Loop Bandwidth = 200 kHz

### **AC Electrical Characteristics, Crystal Oscillator**

Conditions:  $V_{CC} = V_{DD} = 3.3 \text{ V}$ ,  $T_A = 25 \,^{\circ}\text{C}$ 

| Symbol                                                | Parameter                                                                                     | Note | Min. | Тур. | Max. | Unit          |
|-------------------------------------------------------|-----------------------------------------------------------------------------------------------|------|------|------|------|---------------|
| f <sub>XTAL</sub>                                     | Oscillator Frequency                                                                          | -    | 13   | -    | 26   | MHz           |
| R <sub>X</sub><br>C <sub>LOAD</sub><br>P <sub>X</sub> | Recommended crystal parameters ESR Load capacitance Drive power specification                 | 1, 2 | 50   | 10   | 80   | Ω<br>pF<br>µW |
| t <sub>START</sub>                                    | Oscillator Startup Time To 95 % Of Final<br>Amplitude And Within 10 ppm Of Final<br>Frequency |      | -    | 2    | -    | ms            |
| V <sub>IN</sub>                                       | External oscillator drive level                                                               | -    | 0.2  | 1    | -    | V p-p         |
| C <sub>IN</sub>                                       | External oscillator Input Load Capacitance                                                    | 3    | -    | 0.5  | -    | pF            |

Note: (1) Recommended crystal parameters assume a parallel, fundamental mode crystal is used.

- (2) Valid for a 13 MHz crystal.
- (3) Connected TCXO to XTAL1 (Pin 15) input



### **Logic Level Characteristics**

Conditions:  $V_{CC} = V_{DD} = 3.3 \text{ V}$ ,  $T_A = 25 ^{\circ}\text{C}$ 

| Symbol                | Parameter                                                 | Note | Min.                    | Тур.  | Max.             | Unit |
|-----------------------|-----------------------------------------------------------|------|-------------------------|-------|------------------|------|
| ViH                   | Logic High Input Voltage                                  | 1    | 0.7Vddn                 | -     | VDDN             | V    |
| VIL                   | Logic Low Input Voltage                                   | 1    | 0                       | -     | 0.3VDDN          | V    |
| Іін                   | Input Current Logic High Voltage                          | 1    | -                       | 200   | -                | nA   |
| I <sub>IH_RX_EN</sub> | Input Current Logic High Voltage for RX_EN Input (Pin 23) | 2    | -                       | 2.2   | -                | μΑ   |
| lıL                   | Input Current Logic Low Voltage                           | 1    | -                       | -200  | -                | nA   |
| C <sub>ILOAD</sub>    | Input Load Capacitance                                    | 1    | -                       | 1     | 2                | pF   |
| V <sub>OH</sub>       | Logic High Output Voltage                                 | 3    | V <sub>DDN</sub> - 0.1V | -     | V <sub>DDN</sub> | ٧    |
| V <sub>OL</sub>       | Logic Low Output Voltage                                  | 3    | 0                       | -     | 0.1              | V    |
| Іон                   | Output Current Logic High Voltage                         | 3, 4 | -                       | 1.45  | -                | mA   |
| lol                   | Output Current Logic Low Voltage                          | 3, 4 | -                       | -1.45 | -                | mA   |
| Coload                | Output Load Capacitance                                   | 3    | -                       | -     | 10               | pF   |

Note:

- (1) Applies to all Logic pins used as inputs: AGC\_DIS (Pin 6), FREF0 (Pin 12), FREF1 (Pin 13), FREF2 (Pin 14), OSC\_EN (Pin 19) and RX\_EN (Pin 23).
- (2) Applies to RX EN (Pin 23) only. Figure dominated by 1.5 M $\Omega$  (nom) on-chip pull-down resistor.
- (3) Applies to all Logic pins used as outputs: CLK OUT (Pin 9), SIGN (Pin 10), and MAG (Pin 11).
- (4) Output Current set at Nominal level; no Current Setting Resistor on RVI (Pin 20). Positive value indicates current source; negative value indicates current sink.

### **Logic Output Current Drive Adjustment Settings**

The Logic Outputs on the SE4110L can be adjusted to compensate for parasitics in application board layout. This can be achieved by adding a resistor between RVI (Pin 20) and  $V_{DD}$  as shown below.

The additional interface capacitance of PCB tracking and connectors between the SE4110L output and baseband IC input is included in these figures.

These figures are Typical only, and are not guaranteed across temperature and silicon process.

Conditions:  $V_{CC} = V_{DD} = 1.7V \& 3.3 V$ ,  $T_A = 25 °C$ 

| Digital Supply<br>Voltage Level VDD<br>(V) | Current Setting Resistor Value (RVI (Pin 20) to VDD) $(\Omega)$ | Maximum Allowable<br>Capacitive Loading<br>(pF) | Current Drive<br>Level |
|--------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------|------------------------|
|                                            | Not Fitted                                                      | 5                                               | Nominal                |
| 1.7                                        | 100K                                                            | 6                                               | X 1.2                  |
| 1.7                                        | 39K                                                             | 7                                               | X 1.4                  |
|                                            | 0R                                                              | 10                                              | X 2.0                  |
|                                            | Not Fitted                                                      | 5                                               | Nominal                |
| 3.3                                        | 100K                                                            | 6                                               | X 1.2                  |
| 3.3                                        | 39K                                                             | 7                                               | X 1.4                  |
|                                            | 0R                                                              | 10                                              | X 2.0                  |



# **Logic Timing Characteristics**

Conditions:  $C_L \le 10$  pF,  $V_{CC} = V_{DD} = 3.3$  V,  $T_A = 25$  °C at Maximum Buffer Current

| Symbol             | Parameter                    | Note | Min. | Тур. | Max. | Unit |
|--------------------|------------------------------|------|------|------|------|------|
| t <sub>PER</sub>   | Clock Period                 | -    | 51.2 | -    | 61.1 | ns   |
| t <sub>PWL</sub>   | Clock Low Width              | 1    | 10   | -    | -    | ns   |
| t <sub>PWH</sub>   | Clock High Width             | 1    | 10   | -    | -    | ns   |
| t <sub>DEL</sub>   | Clock To Data Delay Time     | 2    | -    | -    | 12   | ns   |
| t <sub>SETUP</sub> | Setup Time                   | 1    | 10   | -    | -    | ns   |
| t <sub>HOLD</sub>  | Hold Time                    | -    | 10   | -    | -    | ns   |
| t <sub>R</sub>     | Rise Time, 10-90%            | 1    | -    | -    | 17   | ns   |
| t <sub>R/F</sub>   | Rise and Fall Time, 10 - 90% | 1    | -    | -    | 17   | ns   |

Note: (1) Values dependent on output drive set.

(2) Maximum delay is at 85 °C, RMAX process, SLOW MOS, 2.7 V supply.

## **Logic Output Data Timing Diagram**



Conditions: C<sub>L</sub> ≤ 10 pF at Maximum Buffer Current



# **Typical Application Circuit Diagram**





## **Package Information**



Note: (1) This package is Pb free and RoHS compliant. The product is rated MSL1.



### **Marking Information**





# **Recommended Reflow Temperature Profile**

| Profile Feature                                                 | SnPb Eutectic Assembly | Lead (Pb) Free Assembly |
|-----------------------------------------------------------------|------------------------|-------------------------|
| Average Ramp-up Rate (T <sub>L</sub> to T <sub>P</sub> )        | 3 °C / s (max)         | 3 °C / s (max)          |
| Preheat                                                         |                        |                         |
| Temperature Min. (T <sub>smin</sub> )                           | 100 °C                 | 150 °C                  |
| Temperature Max. (T <sub>smax</sub> )                           | 150 °C                 | 200 °C                  |
| Time (Min. to Max) (t <sub>s</sub> )                            | 60 - 120 s             | 60 - 80 s               |
| Ramp Up                                                         |                        |                         |
| Tsmax to t <sub>L</sub>                                         | -                      | 3 °C / s (max)          |
| Time 25°C to Peak Temperature                                   | 6 mins. (max)          | 8 mins. (max)           |
| Reflow                                                          |                        |                         |
| Temperature (t <sub>L</sub> )                                   | 183 °C                 | 217°C                   |
| Time maintained above $t_{\text{L}}$                            | 60 - 150 s             | 60 - 150 s              |
| Peak Temperature (t <sub>p</sub> )                              | 240 ±5 °C              | 250 +0/-5 °C            |
| Time Within 5°C of Actual Peak<br>Temperature (t <sub>p</sub> ) | 10 - 30 s              | 20 - 40 s               |
| Ramp-Down                                                       | <u>.</u>               |                         |
| Ramp-Down Rate                                                  | 6 °C / s (max)         | 6 °C / s (max)          |

# **Reflow Profile (Reference JEDEC J-STD-020)**





### **Tape and Reel Information**

| Parameter        | Value          |  |  |  |
|------------------|----------------|--|--|--|
| Devices Per Reel | 3000           |  |  |  |
| Reel Diameter    | 13 inches      |  |  |  |
| Tape Width       | 12 millimeters |  |  |  |





This page intentionally left blank.



#### http://www.sige.com

Email: sales@sige.com

### **Customer Service Locations:**

North America: Hong Kong

 1050 Morrison Drive, Suite 100
 Phone: +852 3428 7222

 Ottawa ON K2H 8K7 Canada
 Fax: +852 3579 5450

Phone: +1 613 820 9244 San Diego

Fax: +1 613 820 4933 Phone: +1 858 668 3541 (ext. 226)

Fax: +1 858 668 3546

United Kingdom

Phone: +44 1264 850754 Fax: +44 1264 852601

#### Product Preview

The datasheet contains information from the product concept specification. SiGe Semiconductor, Inc. reserves the right to change information at any time without notification.

#### **Preliminary Information**

The datasheet contains information from the design target specification. SiGe Semiconductor, Inc. reserves the right to change information at any time without notification.

Production testing may not include testing of all parameters.

Information furnished is believed to be accurate and reliable and is provided on an "as is" basis. SiGe Semiconductor, Inc. assumes no responsibility or liability for the direct or indirect consequences of use of such information nor for any infringement of patents or other rights of third parties, which may result from its use. No license or indemnity is granted by implication or otherwise under any patent or other intellectual property rights of SiGe Semiconductor, Inc. or third parties. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SiGe Semiconductor, Inc. products are NOT authorized for use in implantation or life support applications or systems without express written approval from SiGe Semiconductor, Inc.

RangeCharger<sup>™</sup>, StreamCharger<sup>™</sup>, and PointCharger<sup>™</sup> are trademarks owned by SiGe Semiconductor, Inc.

Copyright 2006 SiGe Semiconductor, Inc. All Rights Reserved